#### 17-12 Schematic Symbols

With multiple tabbed view, schematics can be displayed in different tabs. Selection is independent between tabbed views, but selection in the tab in focus is synchronous with the Netlist Navigator pane.

To create a new blank tab, click the **New Tab** button at the end of the tab row . You can now drag a node from the **Netlist Navigator** pane into the schematic view.

Right-click in a tab to see a shortcut menu to perform the following actions:

- Create a blank view with New Tab
- Create a **Duplicate Tab** of the tab in focus
- Choose to Cascade Tabs
- Choose to Tile Tabs
- Choose Close Tab to close the tab in focus
- Choose Close Other Tabs to close all tabs except the tab in focus

# **Schematic Symbols**

The symbols for nodes in the schematic represent elements of your design netlist. These elements include input and output ports, registers, logic gates, Altera primitives, high-level operators, and hierarchical instances.

**Note:** The logic gates and operator primitives appear only in the RTL Viewer. Logic in the Technology Map Viewer is represented by atom primitives, such as registers and LCELLs.

## Table 17-3: Symbols in the Schematic View

This table lists and describes the primitives and basic symbols that you can display in the schematic view of the RTL Viewer and Technology Map Viewer.

| Symbol                                                       | Description                                                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O Ports CLK_SEL[1:0] RESET_N                               | An input, output, or bidirectional port in the<br>current level of hierarchy. A device input, output, or<br>bidirectional pin when viewing the top-level<br>hierarchy. The symbol can also represent a bus.<br>Only one wire is shown connected to the bidirec-<br>tional symbol, representing the input and output<br>paths. |
|                                                              | Input symbols appear on the left-most side of the schematic. Output and bidirectional symbols appear on the right-most side of the schematic.                                                                                                                                                                                 |
| I/O Connectors<br>$\longrightarrow MEM_0E_N$ [1,15]<br>[1,3] | An input or output connector, representing a net<br>that comes from another page of the same<br>hierarchy. To go to the page that contains the<br>source or the destination, double-click on the<br>connector to jump to the appropriate page.                                                                                |
| OR, AND, XOR Gates                                           | An OR, AND, or XOR gate primitive (the number<br>of ports can vary). A small circle (bubble symbol)<br>on an input or output port indicates the port is<br>inverted.                                                                                                                                                          |

**Altera Corporation** 

**Optimizing the Design Netlist** 

Send Feedback



| Symbol                                                                                                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MULTIPLEXER<br>SEL[2:0] OUT<br>DATA[7:0] OUT                                                                       | A multiplexer primitive with a selector port that<br>selects between port 0 and port 1. A multiplexer<br>with more than two inputs is displayed as an<br>operator.                                                                                                                                                                                                                                                                      |
| OE<br>DATAIN - OUTO                                                                                                | A buffer primitive. The figure shows the tri-state<br>buffer, with an inverted output enable port. Other<br>buffers without an enable port include LCELL,<br>SOFT, CARRY, and GLOBAL. The NOT gate and<br>EXP expander buffers use this symbol without an<br>enable port and with an inverted output port.                                                                                                                              |
| LATCH<br> atch<br>PRE<br>D<br>ENA<br>CLR                                                                           | <ul> <li>A latch/DFF (data flipflop) primitive. A DFF has the same ports as a latch and a clock trigger. The other flipflop primitives are similar:</li> <li>DFFEA (data flipflop with enable and asynchronous load) primitive with additional ALOAD asynchronous load and ADATA data signals</li> <li>DFFEAS (data flipflop with enable and synchronous and asynchronous load), which has ASDATA as the secondary data port</li> </ul> |
| Atom Primitive<br>F<br>OATAA<br>O DATABCOMBOUT<br>DATAC<br>LOGIC_CELL_COMB (7F7F7F7F7F7F7F7F7F7F7F7F7F7F7F7F7F7F7F | An atom primitive. The symbol displays the atom<br>name, the port names, and the atom type. The blue<br>shading indicates an atom primitive for which you<br>can view the internal details.                                                                                                                                                                                                                                             |
| Other Primitive<br>CPU_D[10]<br>PADIN PADIO<br>PADOUT<br>BIDIR                                                     | Any primitive that does not fall into the previous<br>categories. Primitives are low-level nodes that<br>cannot be expanded to any lower hierarchy. The<br>symbol displays the port names, the primitive or<br>operator type, and its name.                                                                                                                                                                                             |
| Instance<br>speed_ch:speed<br>accel_in                                                                             | An instance in the design that does not correspond<br>to a primitive or operator (a user-defined hierarchy<br>block). The symbol displays the port name and the<br>instance name.                                                                                                                                                                                                                                                       |

Altera Corporation



### 17-14 Schematic Symbols

| Symbol                                                                                                                           | Description                                                                                                                                                                                                                                    |
|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ecrypted Instance<br>streaming_cont<br>IN0 OUTO<br>IN1 OUT1<br>IN2 OUT2<br>IN3 OUT3<br>IN4 OUT4<br>IN5 OUT5<br>IN6<br>IN7<br>IN8 | A user-defined encrypted instance in the design.<br>The symbol displays the instance name. You cannot<br>open the schematic for the lower-level hierarchy,<br>because the source design is encrypted.                                          |
| State Machine Instance                                                                                                           | A finite state machine instance in the design.                                                                                                                                                                                                 |
| speed<br>accel_in<br>clk warning<br>reset                                                                                        |                                                                                                                                                                                                                                                |
| RAM<br>                                                                                                                          | A synchronous memory instance with registered<br>inputs and optionally registered outputs. The<br>symbol shows the device family and the type of<br>memory block. This figure shows a true dual-port<br>memory block in a Stratix M-RAM block. |
| Constant<br>8'h80                                                                                                                | A constant signal value that is highlighted in gray<br>and displayed in hexadecimal format by default<br>throughout the schematic.                                                                                                             |

Optimizing the Design Netlist



Send Feedback

## Table 17-4: Symbol Available Only in the State Machine Viewer

The following table lists and describes the symbol open only in the State Machine Viewer.

| Symbol     | Description                                                                                                                                                                                                                                                                                                       |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| State Node | The node representing a state in a finite state<br>machine. State transitions are indicated with arcs<br>between state nodes. The double circle border<br>indicates the state connects to logic outside the state<br>machine, and a single circle border indicates the<br>state node does not feed outside logic. |

## Table 17-5: Operator Symbols in the RTL Viewer Schematic View

The following lists and describes the additional higher level operator symbols in the RTL Viewer schematic view.

| Symbol                 | Description                                  |
|------------------------|----------------------------------------------|
| A[3:0] Add0            | An adder operator:                           |
| B[3:0] OUT[3:0]        | OUT = A + B                                  |
| A[0]                   | A multiplier operator:<br>OUT = A ¥ B        |
| A[0]OUT[0]             | A divider operator:                          |
| B[0]OUT[0]             | OUT = A / B                                  |
| A[1:0]OUT<br>B[1:0]OUT | Equals                                       |
| A[0]OUT[0]OUT[0]       | A left shift operator:<br>OUT = (A << COUNT) |
| A[0] ShiftRight0       | A right shift operator:                      |
| COUNT[0] OUT[0]        | OUT = (A >> COUNT)                           |
| A[0] - Mod0            | A modulo operator:                           |
| B[0] - OUT[0]          | OUT = (A%B)                                  |
| A[0]OUT                | A less than comparator:                      |
| B[0]OUT                | OUT = (A<:B:A>B)                             |



17-16 Select Items in the Schematic View

| Symbol                                 | Description                                                                                              |
|----------------------------------------|----------------------------------------------------------------------------------------------------------|
| SEL[2:0] OUT                           | A multiplexer:<br>OUT = DATA [SEL]<br>The data range size is 2 <sup>sel range size</sup>                 |
| Selector1<br>SEL[2:0] OUT<br>DATA[2:0] | A selector:<br>A multiplexer with one-hot select input and more<br>than two input signals                |
| Decoder0<br>IN[5:0] OUT[63:0]          | A binary number decoder:<br>$OUT = (binary_number (IN) == x)$<br>for x = 0 to x = 2 <sup>(n+1)</sup> - 1 |

#### **Related Information**

- Partition the Schematic into Pages on page 17-21
- Follow Nets Across Schematic Pages on page 17-21
- State Machine Viewer on page 17-22

# Select Items in the Schematic View

To select an item in the schematic view, ensure that the **Selection Tool** is enabled in the Netlist Viewer toolbar (this tool is enabled by default). Click an item in the schematic view to highlight it in red.

Select multiple items by pressing the Shift key while selecting with your mouse.

Items selected in the schematic view are automatically selected in the **Netlist Navigator** pane. The folder then expands automatically if it is required to show the selected entry; however, the folder does not collapse automatically when you are not using or you have deselected the entries.

When you select a hierarchy box, node, or port in the schematic view, the item is highlighted in red but none of the connecting nets are highlighted. When you select a net (wire or bus) in the schematic view, all connected nets are highlighted in red.

Once you have selected an item, you can perform different actions on it based on the contents of the shortcut menu which appears when you right-click on your selection.

#### **Related Information**

Netlist Navigator Pane on page 17-9

# Shortcut Menu Commands in the Schematic View

When you right-click on an instance or primitive selected in the schematic view, the Netlist Viewer displays a shortcut menu.

**Optimizing the Design Netlist** 



Send Feedback