## **Implementation of Digital Logic Circuits**

## Exercise 1:



In which direction does the output current flow when the output is high? When it is low? Which transistors in the NAND circuit are on (conducting) in each case?

## Exercise 2:



**Exercise 3**: A logic family has  $V_{OH}(min) = 5 \text{ V}$ ,  $V_{OL}(max) = 0.5 \text{ V}$ ,  $V_{IH}(min) = 4 \text{ V}$  and  $V_{IL}(max) = 1.5 \text{ V}$ . What are the noise margins?

5v - 
$$-1.5$$
 noise morgin  $(hizh) = 5 - 4 = 1$   
0.5 -  $-1.5$  1/ 1/  $(10w) = 1.5 - 0.5 = 1$ 

**Exercise 4**: All else being equal, by how much would we expect to decrease power consumption when reducing logic levels from 5 V to 3.3 V? What would be the effect on power consumption in reducing the clock frequency from 50 MHz to 1 MHz?



**Exercise 5**: The energy stored in a battery (its "capacity") is measured in Amp-hours. If a circuit draws 100 mA for  $100 \mu \text{s}$  per second and draws  $100 \mu \text{A}$  the rest of the time, how long will a 1000 mAh battery last?

$$T = \frac{100 \text{ m}^{2} \text{ m}^{2}}{1} = \frac{100 \text{ m}^{2}}{1} = \frac{100 \text{ m}^{2}}{100 \text{ m}^{2}} = \frac{1000 \text$$

**Exercise 6**: What are the active-state current and the RC time constant for a wired-or interrupt-request line using a  $10k\Omega$  resistor pulling up a circuit with 50 pF capacitance to 3.3 V?



$$T = \frac{V}{12} = \frac{3.3}{10k} = 6.33 \text{ mA}$$

$$P = \frac{V^2}{12} = \frac{(3.3)^2}{10k} = 1 \text{ mW}$$

$$R = \frac{100}{10k}$$

**Exercise 7**: How many square mm of PCB area does each package require? Which packages have their pins accessible when the package is placed on the PCB?

| 22 X 22 mm  | $= 484 mm^{2}$<br>= ~ [2. $m^{2}$ |
|-------------|-----------------------------------|
| PIP (TOFP = | accosible pins.                   |