# Logic Level Conversion

Note: You must attend your lab session and demonstrate your solution to get marks for completing this lab. See the Lab Demonstration section below.

#### Introduction

In this lab you will build an oscillator, two logic-level converters, and make measurements using an oscilloscope.

The oscillator uses a Schmitt trigger inverter. This type of inverter uses feedback to increase the input threshold when the output is high and decrease it when the output is low. This is called "hysteresis" and one application is to prevent noise from causing multiple undesired changes in the output when a signal crosses the input switching threshold.

The following schematic shows the circuit you will be measuring at the test points TP1, TP2 and TP3:



The Schmitt trigger inverter U1a is configured as an oscillator. When the output of the inverter is high, the capacitor charges up through a 1k resistor until it crosses the upper switching threshold  $(V_{T+})$ . Then the output switches off and discharges the capacitor through the resistor until the input crosses the lower switching threshold  $(V_{T-})$ .

This oscillator's frequency depends on the switching thresholds and supply voltage, and so its accuracy and stability are much worse than for quartz-crystal, ceramic, or MEMs oscillators. However, this oscillator has no start-up delay and the circuit components can be integrated into an IC. Thus this type of oscillator is used when short start-up time and low cost are more important than frequency accuracy.

Voltages used in logic circuits are a compromise between power consumption and noise immunity. TTL ICs using bipolar transistors typically use 5 V logic levels. CMOS ICs using MOSFETs often use 3.3 V IO logic levels. When both types of ICs are used, it's necessary to convert between different logic levels.

The lecture notes describe simple techniques, such a voltage dividers, diode clamps, and MOSFET switches to convert between logic levels. In this lab you will build and test the two logic level conversion circuits shown in the schematic above.

U1, a 74HC14 hex<sup>1</sup> Schmidt trigger inverter, uses CMOS gates with a supply voltage of 3.3 V and logic levels of 0 and 3.3 V.

U2, a 74LS06 hex open-collector inverter, uses bipolar transistor ("TTL") gates with a supply voltage of 5 V and logic levels of 0 and 5 V.

The circuit between U1 and U2 uses a 2N7000 Nchannel MOSFET to convert the 3.3V output of U1 to a 5 V input for U2:

- When the source is low, the gate-source voltage (*V<sub>GS</sub>*) is 3.3 V, the transistor conducts and the drain terminal is pulled low.
- When source is high,  $V_{GS}$  is 0 V, the transistor is off and the drain terminal is pulled up to 5 V.

The interesting feature of this circuit it that pulling the drain terminal low pulls the source low through the "body diode"<sup>2</sup>. This allows bidirectional logic level conversion between two open-collector outputs. For example, a sensor with a 5 V I2C interface and a microcontroller with 3.3 V IO.

The 74LS06 has open-collector outputs that can be pulled up to any voltage up to 30 V. The output can sink up to 40 mA, enough to drive small loads directly or as a driver for higher-power semiconductors.

<sup>&</sup>lt;sup>1</sup>From the Greek  $\eta \epsilon \xi \alpha$  meaning six.

<sup>&</sup>lt;sup>2</sup>MOSFETs are actually 4-terminal devices. For an n-channel transistor the control voltage is applied between the gate and the P substrate. In most packages the P substrate is connected to the source. This results in a PN "body" diode from source to drain as shown above and in some MOSFET schematic symbols.

Since  $V_{IH}$  is 2 V it can be driven from a 3.3 V CMOS logic output. This IC can thus convert 3.3 V or 5 V logic levels to any other logic level.

### Components

You will need the following from your ELEX 2117 parts kit:

- your CPLD board (for 5 V and 3.3 V supplies)
- 74HC14 hex Schmitt trigger input inverter
- 74LS06 hex open-collector inverter
- 2N7000 n-channel MOSFET
- 4×1 kΩ resistors
- 100 nF capacitor
- your breadboard, some hookup wire and M-F jumpers
- a USB flash drive

You will need to use the lab 'scopes to make the measurements and a USB flash drive to save 'scope screen captures. Manuals for the oscilloscopes in the first-year labs<sup>3</sup> are available on the course website under Content / Resources / Other.

### Procedure

# **Test Circuit**

Assemble the circuit shown above using components from your ELEX 1117 and 2117 parts kits. Consult the 74HC14 and 74LS06 datasheets on the course web site for pin-outs and specifications. Connect unused IC inputs to  $V_{CC}$  or ground. It is suggested you assemble the circuit before the lab to ensure you can complete this lab during your lab session.

The photo below shows an example of how the circuit could be built<sup>4</sup> Note the two supply rails (one for 5 V and one for 3.3 V).



Use the 5 V and 3.3 V supplies from the CPLD board (the ground, 3.3 V and 5 V pins are on the pin headers at the upper right of the board):



WARNING: Do not connect the 5 V and 3.3 V supplies together. This may destroy your CPLD.

The CPLD gets its 5 V supply from a USB port. Although the nominal USB supply voltage is 5 V $\pm$ 5%, a device may see as little as 4.0 V under some conditions.

### Measurements

Connect the scope to test point 1 (TP1). You should see a square wave with levels of approximately 0 V and 3.3 V (the display on a different oscilloscope model may look different):

 $<sup>^3\</sup>mathrm{SW01}\xspace{-30}$  has the TDS 1012B model; SW01-3055 has the TBS 1064 model.

 $<sup>^4 \</sup>mathrm{The}$  unused logic inputs should also be tied high (for TTL) or low.



Record a screen capture of the 'scope display for your report. The display should show the voltage scale. Make sure the levels displayed make sense before taking a screen capture. Plug your USB flash drive into the USB socket on the front of the 'scope and press the "Print" button (below "Save") to capture the screen to your USB Flash drive<sup>5</sup>.



Do *not* use your phone camera to record the lab 'scope screen unless the lab instructor has approved this.

Connect the transistor's drain (TP2, U2 pin 1) to ground <sup>6</sup>, observe the effect on TP1 (U1 pin 2) and record your observations for your report.

Remove the ground on TP2, connect the pull-up resistor (R4) to +5 V, and check the waveform on TP3. You should see a 5 V square wave:



<sup>5</sup>Record the test point and the name of each capture file for use when writing your lab report.

<sup>6</sup>Do this briefly; U2 does not have open-collector outputs but should tolerate its output being short-circuited briefly.

Take a second screen capture for your report. Connect probes to TP2 and TP3 simultaneously. On TP3 you should see the waveform on TP2 inverted and at a 5V level:



Take a third screen capture for your report.

Connect the pull-up resistor (R4) to 3.3 V instead of 5 V and observe the effect on the output. Record your results and take fourth screen capture for your report.

# Lab Demonstration

You must demonstrate your circuit during your scheduled lab period.

The lab instructor will ask you to show a couple of the above measurements and ask you one or two questions to determine your understanding of the circuit. Your lab completion mark will be partly based on your demonstrations and answers.

### Report

Submit a report to the appropriate assignment folder that includes the following:

- Screen capture 1 of the signal at TP1 showing the two voltage levels.
- A description of what happens at TP1 when TP2 is grounded and a brief (one sentence) explanation.
- Screen capture 2 of the signal at TP3 and brief explanation for the voltage levels.
- Screen capture 3 of the waveforms at both TP2 and TP3 showing the voltage levels over one or two periods of the waveform and a description of how the two signals are related to each other.

- Screen capture 4 of the signal at TP3 with the pull-up connected to 3.3 V and a brief explanation for the change in logic level.
- A calculation of the power dissipated by R4 when TP3 is low and R4 is connected to (a) 3.3 V and (b) 5 V.